第一范文网 - 专业文章范例文档资料分享平台

FPGA可编程逻辑器件芯片EP3C10U256C7中文规格书

来源:用户分享 时间:2025/11/15 10:52:00 本文由loading 分享 下载这篇文档手机版
说明:文章内容仅供预览,部分内容可能不全,需要完整文档或者需要复制内容,请下载word后使用。下载word有问题请添加微信号:xxxxxxx或QQ:xxxxxx 处理(尽可能给您提供完整文档),感谢您的支持与谅解。

2.Intel Agilex I/O Features and Usage

UG-20214 | 2021.04.05

2.3.2.1. Release Information

Intel FPGA IP versions match the Intel Quartus Prime Design Suite software versionsuntil v19.1. Starting in Intel Quartus Prime Design Suite software version 19.2, IntelFPGA IP has a new versioning scheme.

The Intel FPGA IP version (X.Y.Z) number can change with each Intel Quartus Primesoftware version. A change in:???

Table 8.

X indicates a major revision of the IP. If you update the Intel Quartus Primesoftware, you must regenerate the IP.

Y indicates the IP includes new features. Regenerate your IP to include these newfeatures.

Z indicates the IP includes minor changes. Regenerate your IP to include thesechanges.

GPIO Intel FPGA IP Release Information

Item

Description

20.0.021.12021.03.29

IP Version

Intel Quartus Prime VersionRelease Date

Related Information

GPIO Intel FPGA IP Release Notes

2.3.2.2. GPIO Intel FPGA IP Quick Start Guide

2.3.2.2.1. Generating the GPIO Intel FPGA IP (Intel Quartus Prime Pro Edition)

Double-click the GPIO Intel FPGA IP in the IP Catalog to launch the parameter editor.The parameter editor allows you to define a custom variation of the IP. The parametereditor generates the IP variation synthesis and optional simulation files, and addsthe .ip file representing the variation to your project automatically.

Follow these steps to locate, instantiate, and customize the IP in the parameter editor:1.2.3.

Create or open an Intel Quartus Prime project (.qpf) to contain the instantiatedIP variation.

In the IP Catalog (Tools ? IP Catalog), locate and double-click the GPIO IntelFPGA IP to customize.

Specify a top-level name for your custom IP variation. Do not include spaces in IPvariation names or paths. The parameter editor saves the IP variation settings in afile named .ip. Click OK. The parameter editor appears.

Send Feedback

2.Intel Agilex I/O Features and UsageUG-20214 | 2021.04.05

Figure 13.GPIO Intel FPGA IP Parameter Editor

4.

Set the parameter values in the parameter editor and view the block diagram forthe component. The Parameterization Messages tab at the bottom displays anyerrors in IP parameters.

Click Generate HDL. The Generation dialog box appears.

Specify output file generation options, and then click Generate. The synthesis andsimulation files generate according to your specifications.

To generate a simulation testbench, click Generate ? Generate TestbenchSystem. Specify testbench generation options, and then click Generate.To generate an HDL instantiation template that you can copy and paste into yourtext editor, click Generate ? Show Instantiation Template.

Click Finish. Click Yes if prompted to add files representing the IP variation toyour project.

5.6.7.8.9.

10.After generating and instantiating your IP variation, make appropriate pin

assignments to connect ports.

2.3.2.2.2. GPIO Intel FPGA IP Parameter Settings

You can set the parameter settings for the GPIO IP in the Intel Quartus Primesoftware. There are three groups of options: General, Buffer, and Registers.

Table 9.

General

Condition—???ValuesInputOutputBidirDefaultOutputDescriptionSpecifies the data direction for theGPIO.ParameterData DirectionData widthUse legacy top-levelport names——1 to 128??OnOff4OffSpecifies the data width.Use the same port names as inStratix? V, Arria? V, and Cyclone? Vdevices.For example, dout becomesdataout_h and dataout_l, and dinbecomes datain_h and datain_l.continued... Send Feedback

FPGA可编程逻辑器件芯片EP3C10U256C7中文规格书.doc 将本文的Word文档下载到电脑,方便复制、编辑、收藏和打印
本文链接:https://www.diyifanwen.net/c8s05r5lt364g4gh0kzl91od1e2lmz900xx0_1.html(转载请注明文章来源)
热门推荐
Copyright © 2012-2023 第一范文网 版权所有 免责声明 | 联系我们
声明 :本网站尊重并保护知识产权,根据《信息网络传播权保护条例》,如果我们转载的作品侵犯了您的权利,请在一个月内通知我们,我们会及时删除。
客服QQ:xxxxxx 邮箱:xxxxxx@qq.com
渝ICP备2023013149号
Top