第一范文网 - 专业文章范例文档资料分享平台

FPGA可编程逻辑器件芯片XC95144XL-7TQG144I中文规格书 - 图文

来源:用户分享 时间:2025/5/16 12:44:01 本文由loading 分享 下载这篇文档手机版
说明:文章内容仅供预览,部分内容可能不全,需要完整文档或者需要复制内容,请下载word后使用。下载word有问题请添加微信号:xxxxxxx或QQ:xxxxxx 处理(尽可能给您提供完整文档),感谢您的支持与谅解。

Feature Descriptions

SGMII GTX Transceiver Clock Generation

[Figure1-2, callout 16]

An Integrated Circuit Systems ICS844021I chip (U2) generates a high-quality, low-jitter, 125MHz LVDS clock from a 25MHz crystal (X3). This clock is sent to FPGA U1, Bank 113 GTX

transceiver (clock pins AH8 (P) and AH7 (N)) driving the SGMII interface. Series AC coupling capacitors are present to allow the clock input of the FPGA to set the common mode voltage. Figure1-17 shows the Ethernet SGMII clock source.

X-Ref Target - Figure 1-17C30018pF 50VNPOVDDA_SGMIICLKVDD_SGMIICLKU2X325.00 MHz1X11SGMIICLK_XTAL_OUT3ICS844021I-01Clock GeneratorOEVDDAXTAL_OUTVDDQ0587SGMIICLK_Q0_C_PR3201.0MΩ 5?0118pF 50VNPO2GND2C280.1μF 25VX5RSGMIICLK_Q0_P4GND2X23SGMIICLK_XTAL_IN42XTAL_INGNDNQ06SGMIICLK_Q0_C_NSGMIICLK_Q0_NC290.1μF 25VX5RUG885_c1_17_020612GND_SGMIICLKGND_SGMIICLKGND_SGMIICLKFigure 1-17:Ethernet 125 MHz SGMII GTX Clock

References

Details about the tri-mode Ethernet MAC core are provided in LogiCORE IP Tri-Mode Ethernet MAC Product Guide for Vivado Design Suite (PG051) [Ref9] and in the LogiCORE IP Tri-Mode Ethernet MAC v4.5 User Guide (UG138) [Ref13].

The product brief for the Marvell 88E1111 Alaska Gigabit Ethernet Transceiver can be found at the Marvell website [Ref21].

The data sheet can be obtained under NDA with Marvell. Contact information is at the Marvell website [Ref21].

For more information about the ICS844021 device, go to the Integrated Device Technology website [Ref22] and search for part number ICS844021.

USB-to-UART Bridge

[Figure1-2, callout 17]

The VC707 board contains a Silicon Labs CP2103GM USB-to-UART bridge device (U44) which allows a connection to a host computer with a USB port. The USB cable is supplied in the VC707 Evaluation Kit (Type-A end to host computer, Type mini-B end to VC707 board connector J17). The CP2103GM is powered by the USB 5V provided by the host PC when the USB cable is plugged into the USB port on the VC707 board.

Xilinx UART IP is expected to be implemented in the FPGA logic. The FPGA supports the

USB-to-UART bridge using four signal pins: Transmit (TX), Receive (RX), Request to Send (RTS), and Clear to Send (CTS).

Silicon Labs provides royalty-free Virtual COM Port (VCP) drivers for the host computer. These drivers permit the CP2103GM USB-to-UART bridge to appear as a COM port to communications application software (for example, TeraTerm) that runs on the host computer. The VCP device

VC707 Evaluation Board

UG885 (v1.8) February 20, 2019

Chapter 1:VC707 Evaluation Board Features

drivers must be installed on the host PC prior to establishing communications with the VC707 board.

The USB Connector Pin Assignments and Signal Definitions between J17 and U44 are listed in Table1-19.

Table 1-19:

USB Connector J17 Pin Assignments and Signal Definitions

Net Name

Description

CP2103GM (U44)Pin7843229

NameREGINVBUSD–D+GND1CNR_GND

USB Connector (J17)Pin1234

NameVBUSD_ND_PGND

USB_UART_VBUSUSB_D_NUSB_D_PUSB_UART_GND

+5V VBUS Powered

Bidirectional differential serial data (N-side)Bidirectional differential serial data (P-side)Signal ground

Table1-20 shows the USB connections between the FPGA and the UART.

Table 1-20:

FPGA to UART Connections

FPGA (U1)

PinAR34AT32AU36AU33

FunctionRTSCTSTXRX

DirectionOutputInputOutputInput

IOSTANDARDLVCMOS18LVCMOS18LVCMOS18LVCMOS18

Schematic Net

NameUSB_CTSUSB_RTSUSB_RXUSB_TX

CP2013 Device (U12)

Pin22232425

FunctionCTSRTSRXDTXD

DirectionInputOutputInputOutput

Refer to the Silicon Labs website for technical information on the CP2103GM and the VCP drivers [Ref20].

HDMI Video Output

[Figure1-2, callout 18]

The VC707 board provides a High-Definition Multimedia Interface (HDMI?) video output using the Analog Devices ADV7511KSTZ-P HDMI transmitter (U48). The HDMI output is provided on a Molex 500254-1927 HDMI type-A connector (P2). The ADV7511 is wired to support 1080P 60Hz YCbCr and RGB video modes through 36-bit input data mapping.The VC707 board supports the following HDMI device interfaces:??????

36 data lines

Independent VSYNC, HSYNCSingle-ended input CLKInterrupt Out Pin to FPGAI2CSPDIF

VC707 Evaluation BoardUG885 (v1.8) February 20, 2019

Chapter 1:VC707 Evaluation Board Features

The VC707 board uses power regulators and PMBus compliant digital PWM system controllers from Texas Instruments to supply the core and auxiliary voltages listed in Table1-29.

Table 1-29:

Onboard Power System Devices

ReferenceDesignator

Description

Power RailNet Name

Power RailVoltage

SchematicPage

Device Type

Core voltage controller and regulatorsUCD9248PFC(1)PTD08A020WPTD08D210W(VOUT A)PTD08D210W(VOUT B)PTD08A010W

U42U25

PMBus Controller (Addr=52)Adjustable switching regulator20A, 0.6V to 3.6V

Adjustable switching regulatordual 10A, 0.6Vto 3.6VAdjustable switching regulatordual 10A, 0.6Vto 3.6VAdjustable switching regulator10A, 0.6V to 3.6V

VCCINT_FPGAVCCAUXVCC3V3VCC_ADJ

1.00V1.80V3.30V0-3.30V

4647484849

U20

U12

Auxiliary voltage controller and regulatorsUCD9248PFC(2)PTD08D210W(VOUT A)PTD08D210W(VOUT B)PTD08D210W(VOUT A)PTD08D210W(VOUT B)

U43

PMBus Controller (Addr=53)

Adjustable switching regulatordual 10A, 0.6Vto 3.6VAdjustable switching regulatordual 10A, 0.6Vto 3.6VAdjustable switching regulatordual 10A, 0.6Vto 3.6VAdjustable switching regulatordual 10A, 0.6Vto 3.6V

VCC2V5_FPGAVCC1V5_FPGAMGTAVCCMGTAVTT

2.50V1.50V1.00V1.20V

5051515252

U21

U22

UCD9248PFC(3)PTD08D210W(VOUT A)PTD08D210W(VOUT B)PTD08D210W(VOUT A)PTD08D021W(VOUT B)Linear regulatorsLMZ12002TL1962ADCADP123ADP123

U64

PMBus Controller(Addr=54)

Dual 10A 0.6V - 3.6V Adj. Switching Regulator

VCCAUX_IOVCCBRAMMGTVCCAUXVCCBRAM

2.00V1.00V1.80V1.00V

5354545555

U62

Dual 10A 0.6V - 3.6V Adj. Switching RegulatorDual 10A 0.6V - 3.6V Adj. Switching Regulator

U63

Dual 10A 0.6V - 3.6V Adj. Switching Regulator

U71U62U17U18

Fixed Linear Regulator 2AFixed Linear Regulator, 1.5AFixed Linear Regulator, 300mAFixed Linear Regulator, 300mA

VCC5V0VCC1V8VCC_SPIXADC_VCC

5.00V1.80V2.80V1.80V

46464631

VC707 Evaluation BoardUG885 (v1.8) February 20, 2019

Chapter 1:VC707 Evaluation Board Features

VC707 Evaluation BoardUG885 (v1.8) February 20, 2019

Appendix C:Xilinx Constraints File

VC707 Evaluation BoardUG885 (v1.8) February 20, 2019

搜索更多关于: FPGA可编程逻辑器件芯片XC95144XL-7TQG144 的文档
FPGA可编程逻辑器件芯片XC95144XL-7TQG144I中文规格书 - 图文.doc 将本文的Word文档下载到电脑,方便复制、编辑、收藏和打印
本文链接:https://www.diyifanwen.net/c5794c2q5c885bn78arf2570pk9t7uz00b3b_1.html(转载请注明文章来源)
热门推荐
Copyright © 2012-2023 第一范文网 版权所有 免责声明 | 联系我们
声明 :本网站尊重并保护知识产权,根据《信息网络传播权保护条例》,如果我们转载的作品侵犯了您的权利,请在一个月内通知我们,我们会及时删除。
客服QQ:xxxxxx 邮箱:xxxxxx@qq.com
渝ICP备2023013149号
Top